NXP Semiconductors /LPC18xx /EVENTROUTER /CLR_EN

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as CLR_EN

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (WAKEUP0_CLREN)WAKEUP0_CLREN 0 (WAKEUP1_CLREN)WAKEUP1_CLREN 0 (WAKEUP2_CLREN)WAKEUP2_CLREN 0 (WAKEUP3_CLREN)WAKEUP3_CLREN 0 (ATIMER_CLREN)ATIMER_CLREN 0 (RTC_CLREN)RTC_CLREN 0 (BOD_CLREN)BOD_CLREN 0 (WWDT_CLREN)WWDT_CLREN 0 (ETH_CLREN)ETH_CLREN 0 (USB0_CLREN)USB0_CLREN 0 (USB1_CLREN)USB1_CLREN 0 (SDMMC_CLREN)SDMMC_CLREN 0 (CAN_CLREN)CAN_CLREN 0 (TIM2_CLREN)TIM2_CLREN 0 (TIM6_CLREN)TIM6_CLREN 0 (QEI_CLREN)QEI_CLREN 0 (TIM14_CLREN)TIM14_CLREN 0RESERVED 0 (RESET_CLREN)RESET_CLREN 0 (BODRESET_CLREN)BODRESET_CLREN 0 (DPDRESET_CLREN)DPDRESET_CLREN 0RESERVED

Description

Clear event enable register

Fields

WAKEUP0_CLREN

Writing a 1 to this bit clears the event enable bit 0 in the ENABLE register.

WAKEUP1_CLREN

Writing a 1 to this bit clears the event enable bit 1 in the ENABLE register.

WAKEUP2_CLREN

Writing a 1 to this bit clears the event enable bit 2 in the ENABLE register.

WAKEUP3_CLREN

Writing a 1 to this bit clears the event enable bit 3 in the ENABLE register.

ATIMER_CLREN

Writing a 1 to this bit clears the event enable bit 4 in the ENABLE register.

RTC_CLREN

Writing a 1 to this bit clears the event enable bit 5 in the ENABLE register.

BOD_CLREN

Writing a 1 to this bit clears the event enable bit 6 in the ENABLE register.

WWDT_CLREN

Writing a 1 to this bit clears the event enable bit 7 in the ENABLE register.

ETH_CLREN

Writing a 1 to this bit clears the event enable bit 8 in the ENABLE register.

USB0_CLREN

Writing a 1 to this bit clears the event enable bit 9 in the ENABLE register.

USB1_CLREN

Writing a 1 to this bit clears the event enable bit 10 in the ENABLE register.

SDMMC_CLREN

Writing a 1 to this bit clears the event enable bit 11 in the ENABLE register.

CAN_CLREN

Writing a 1 to this bit clears the event enable bit 12 in the ENABLE register.

TIM2_CLREN

Writing a 1 to this bit clears the event enable bit 13 in the ENABLE register.

TIM6_CLREN

Writing a 1 to this bit clears the event enable bit 14 in the ENABLE register.

QEI_CLREN

Writing a 1 to this bit clears the event enable bit 15 in the ENABLE register.

TIM14_CLREN

Writing a 1 to this bit clears the event enable bit 16 in the ENABLE register.

RESERVED

Reserved.

RESET_CLREN

Writing a 1 to this bit clears the event enable bit 19 in the ENABLE register.

BODRESET_CLREN

Writing a 1 to this bit clears the event enable bit 20 in the ENABLE register.

DPDRESET_CLREN

Writing a 1 to this bit clears the event enable bit 21 in the ENABLE register.

RESERVED

Reserved.

Links

()